女生自摸在线观看一区二区三区-欧美日韩一区二区内射-女人张开腿让男生桶个爽-欧美中文字幕一区在线

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車(chē)應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74ALVCH16374DL

2.5 V/3.3 V 16-bit edge-triggered D-type flip-flop; 3-state

The 74ALVCH16374 is a 16-bit edge-triggered D-type flip-flop with bus hold inputs and 3-state outputs. The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. The device features two clocks (1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8-bits. The flip?-?flops will store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a high?-?impedance OFF-state. Operation of the nOE input does not affect the state of the flip?-?flops.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

此產(chǎn)品已停產(chǎn)

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • MULTIBYTE? flow-through standard pin-out architecture

  • Low inductance multiple VCC and GND pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold

  • Latch-up performance exceeds 100 mA per JESD 78 Class II.A

  • Output drive capability 50 Ω transmission lines at 85 °C

  • IOFF circuitry provides partial Power-down mode operation

  • Current drive ±24 mA at VCC = 3.0 V

  • Complies with JEDEC standards:
    • JESD8-7 (1.65 V to 1.95 V)

    • JESD8-5 (2.3 V to 2.7 V)

    • JESD8C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C

參數(shù)類(lèi)型

型號(hào) Package name
74ALVCH16374DL SSOP48

封裝

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74ALVCH16374DL 74ALVCH16374DL,112
(935260444112)
Obsolete ALVCH16374 Standard Procedure Standard Procedure SOT370-1
SSOP48
(SOT370-1)
SOT370-1 SSOP-TSSOP-VSO-REFLOW
SSOP-TSSOP-VSO-WAVE
暫無(wú)信息
74ALVCH16374DL,118
(935260444118)
Obsolete ALVCH16374 Standard Procedure Standard Procedure SOT370-1_118

環(huán)境信息

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74ALVCH16374DL 74ALVCH16374DL,112 74ALVCH16374DL rohs rhf rhf
74ALVCH16374DL 74ALVCH16374DL,118 74ALVCH16374DL rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (6)

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
74ALVCH16374 2.5 V/3.3 V 16-bit edge-triggered D-type flip-flop; 3-state Data sheet 2024-06-19
alvch16374 alvch16374 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT370-1 plastic, shrink small outline package; 48 leads; 0.635 mm pitch; 15.9 mm x 7.5 mm x 2.8 mm body Package information 2020-04-21
SSOP-TSSOP-VSO-REFLOW Footprint for reflow soldering Reflow soldering 2009-10-08
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫(xiě) 應(yīng)答表 我們會(huì)盡快回復(fù)您。

模型

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
alvch16374 alvch16374 IBIS model IBIS model 2013-04-08

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

疏勒县| 宁陵县| 蒲城县| 多伦县| 喀喇| 革吉县| 克山县| 渭源县| 洛阳市| 屏山县| 公主岭市| 新津县| 星座| 溧阳市| 绵阳市| 定边县| 平山县| 乌海市| 竹山县| 南宁市| 惠水县| 双柏县| 密云县| 宜城市| 鄂州市| 潢川县| 巴彦县| 宝坻区| 垣曲县| 康乐县| 贡觉县| 方城县| 长沙县| 抚顺市| 长子县| 仁布县| 象州县| 五常市| 体育| 江津市| 定南县|